Please use this identifier to cite or link to this item: http://ir.lib.seu.ac.lk/handle/123456789/378
Title: Learning tool for converting boolean expression and logic circuit diagram
Authors: Khedika, S
Rathnathevi, R
Sagirtha(, S
Mathialakan, T
Kanaganathan, S
Keywords: Logical circuit
Boolean expression
Karnaugh-map
Issue Date: 6-Jul-2013
Publisher: South Eastern University of Sri lanka
Citation: Proceedings of the Third International Symposium 2013, pp. 31-35
Abstract: An endeavor has made to develop an application software tool called “Logic Circuit Diagram Designer”. Logic Circuit Diagram Designer is a learning tool for Logical Circuit Designing and simplifying Boolean expression. This paper explains algorithm and methodology for transforming Boolean Expression into Logic Circuit diagram and transforming Logic circuit diagram into Boolean Expression. The Karnaugh-map technique is used to simplify the Boolean Expression. The versatile software Logic Circuit Diagram Designer has developed using C# language in Microsoft Visual Studio.Net 2008
URI: http://ir.lib.seu.ac.lk/handle/123456789/378
ISSN: 9789556270426
Appears in Collections:3rd International Symposium - 2013

Files in This Item:
File Description SizeFormat 
Learning tool for converting Boolean.pdf467.67 kBAdobe PDFThumbnail
View/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.